# A 10 Bit Algorithmic A/D Converter for a Biosensor 

by<br>Thirumalai Rengachari

A THESIS
submitted to

Oregon State University
in partial fulfillment of
the requirements for the degree of

Master of Science

Presented March 11, 2004
Commencement June 2004

## ACKNOWLEDGEMENTs

I would like to thank my advisors, Dr. Gabor C. Temes and Dr. Un-Ku Moon, for their patience and valuable guidance throughout my graduate study. Their advice made me grow not only as an engineer, but as a person. I would also like to thank the members of my thesis committee for their helpful feedback.

I would like to thank the Catalyst Foundation for the funding the research.
I would like to thank Vivek Sharma for all the help he gave me in the completion of my thesis.

I would like to thank PhD students Jose, Pavan, and Jipeng Li, and the students in Owen 245 who helped me in understanding A/D converter concepts.

I would like to thank my roommates Anurag, Thuggie, Vinay, Moski and Ashok for their support. Many thanks to my friends Kp, Prashanth, Manu, Raghu, Kannan, Kala, Manas, Prachee, Gautam, and Sirisha,

I would like to thank my family for their endless support. I would like to thank my parents for patiently listening to my thoughts on my future and advising me.

I would like to thank God for always being there and listening to my countless prayers in my good times and bad times. I could not have completed my graduate study without Him.

## TABLE OF CONTENTS

Page

1. INTRODUCTION ..... 1
1.1 Thesis Organisation ..... 1
2. An Overview of biosensors and the proposed cell based sensor architecture .....  3
2.1. Biosensors ..... 3
2.2. Optical Detection ..... 4
2.3. Overview of sensor architecture ..... 7
3. Analog-to-Digital Converter Architectures ..... 10
3.1. Introduction to Analog-to-Digital Converters ..... 10
3.2. ADC Characteristics ..... 11
3.2.1 Resolution ..... 12
3.2.2 Non-linearity ..... 12
3.2.3 Accuracy ..... 13
3.2.4 Signal to Noise ratio ..... 13
3.2.5 Dynamic Range ..... 14
3.3. ADC Architectures. ..... 14
3.3.1 Incremental A/D Converter. ..... 15
3.3.2 Successive Approximation A/D Converter ..... 18

## TABLE OF CONTENTS ( Continued )

## Page

3.3.3 Algorithmic A/D Converter ..... 22
4. Algorithmic $\mathrm{A} / \mathrm{D}$ Converter. ..... 23
4.1. Algorithmic Converters ..... 23
5. A New Cyclic Converter Architecture ..... 26
5.1 1-Bit/Phase Architecture ..... 26
5.1.1 System Non-idealities ..... 28
5.1.2 Problems of 1-Bit/Phase. ..... 29
5.2 $\mathrm{N}(\mathrm{N}>1)$-Bit/phase Architecture. ..... 30
5.2.1 System Non-idealities ..... 31
5.2.2 Problems of 1-Bit/Phase. ..... 33
5.3 1.5-Bit/phase Architecture ..... 34
5.4. An Alternative Approach ..... 36
6. Performance Limiters ..... 39
6.1. Non-idealities ..... 39
6.1.1 Comparator Offsets ..... 39
6.1.2 Amplifier Offsets ..... 40

## TABLE OF CONTENTS ( Continued )

Page
6.1.3 Op-amp Finite Gain ..... 44
6.1.4 Capacitor Mismatch ..... 51
6.1.5 Thermal Noise ..... 55
6.1.6 Switch Non-idealities ..... 60
6.2. Comparison of power in the Architectures ..... 63
6.2.1 Comparison Chart ..... 63
6.3. System level Simulations with single tone inputs ..... 64
6.4. Conclusions ..... 69
7. Circuit Design ..... 70
7.1. Op-amp Design ..... 70
7.1.1 Sub-threshold Op-amp ..... 70
7.1.2 Saturation op-amp ..... 73
7.2. Comparator. ..... 76
7.3. Comparator References ..... 77
7.4. Chip Layout ..... 78
8. Conclusions ..... 79
References ..... 80

## LIST OF FIGURES

Figure Page
2.1. Chromatophores in hospitable environment ..... 4
2.2. Chromatophores in hostile environment ..... 5
2.3. Current output for toxin Clonidine. ..... 6
2.4. Current response for toxins NE and MCH ..... 6
2.5. Sensor block diagram ..... 7
2.6. Equivalent circuit for the Silicon photo-diode ..... 9
3.1.Block diagram of an ADC ..... 10
3.2. Transfer curve and quantisation noise for a 9-level ADC. ..... 11
3.3. Actual and ideal transfer curves ..... 13
3.4. Incremental $\mathrm{A} / \mathrm{D}$ converter block diagram ..... 15
3.5.Block diagram of higher order incremental A/D converters ..... 17
3.6. Successive Approximation ADC ..... 18
3.7. A 4-bit unipolar charge redistribution ADC ..... 21
4.1. Cyclic converter flowchart ..... 23
4.2. Block diagram of an algorithmic converter ..... 24
4.3. Multiply-by-2 circuit ..... 25
5.1. Reset phase ..... 26
LIST OF FIGURES (Continued)
Figure ..... Page
5.2. Phase 1 ..... 27
5.3. phase2 ..... 27
5.4. Transfer characteristic of 1-bit/phase architecture ..... 28
5.5. Transfer curve with comparator offset ..... 29
5.6. Transfer curve for 1.5 -bit/phase architecture ..... 31
5.7. 1.5-bit/phase transfer cureve with comparator offsets ..... 32
5.8. Redundancy error correction scheme ..... 33
5.9. Reset phase ..... 34
5.10. Phase 1 ..... 35
5.11. Phase 2 ..... 35
5.12. Reset phase ..... 36
5.13. Phase 1 ..... 37
5.14. Phase 2 ..... 37
6.1. Effect of amplifier offset in proposed approach ..... 41
6.2. Amount of characteristic curve shift with respect to offset ..... 42

## LIST OF FIGURES (Continued)


#### Abstract

Figure page


6.4. Multiply-by-2 circuit ..... 44
6.5. Transfer curve for interstage gain $>2$ ..... 45
6.6. Transfer curve for interstage gain $<2$ ..... 46
6.7. INL and DNL for an op-amp gain of 60 dB ..... 48
6.8. INL and DNL for an op-amp gain of 66 dB ..... 48
6.9. INL and DNL for an op-amp gain of 70 dB ..... 49
6.10. INL and DNL variation with op-amp gain ..... 49
6.11. Phase 1 circuit configuration ..... 52
6.12. Phase 2 circuit configuration ..... 53
6.13. INL and DNL for cap mismatch of $0.2 \%$ ..... 53
6.14. INL and DNL for cap mismatch of 0.3 \% ..... 54
6.15. Maximum INl and Dnl for varying capacitor mismatch ..... 55
6.16. Multiply-by-2 circuit ..... 56
6.17. Op-amp in feedback ..... 56
6.18. A switched capacitor integrator ..... 62
6.19. FFT for an OSR of 64 ..... 64
6.20. FFT for an OSr of 1 ..... 64

## LIST OF FIGURES (Continued)

FigurePage6.21. FFT for a mismatch of $0.1 \%$ ..... 65
6.22. FFT for a mismatch of $0.2 \%$ ..... 66
6.23. FFT for a mismatch of $0.3 \%$ ..... 66
6.24. FFT for an op-amp gain of 60 dB ..... 67
6.25. FFT for an op-amp gain of 66 dB ..... 68
6.26. FFT for an op-amp gain of 70 dB ..... 68
6.27. FFT with capacitor mismatch of $0.2 \%$ and op-amp gain of 74 dB ..... 69
7.1. Sub-threshold 2-stage amplifier ..... 71
7.2. Bias circuitry for the above op-amp ..... 71
7.3. Magnitude and phse response of the amplifier ..... 72
7.4. Settling response of the sub-threshold amplifier in unity gain feedback ..... 73
7.5. Saturation op-amp circuit ..... 74
7.6. Start-up and bias for the above op-amp ..... 74
7.7. Magnitude and phase response ..... 75
7.8. Settling response ..... 75
7.9. Comparator used in the converter ..... 76
7.10. Settling response of the comparator ..... 77

## LIST OF FIGURES (Continued)

Figure ..... Page
7.11. Entire chip ..... 78
7.12. Algorithmic $\mathrm{A} / \mathrm{D}$ converter ..... 78

## LIST OF TABLES

TablePage
3.1. Classification of ADC architectures. ..... 14
5.1. Feedback voltage and residue with respect to output. ..... 31
6.1. Comparison of proposed and Nagaraj approach ..... 64

## CHAPTER 1

## INTRODUCTION

This thesis discusses a novel design technique for an algorithmic $\mathrm{A} / \mathrm{D}$ converter that is capable of giving $1.5 \mathrm{bits} / \mathrm{phase}$. The ADC is a part of Catalyst Foundation project, which involves the design of a cell-based sensor. The ADC performance is discussed including non-idealities and it is compared with a conventional architecture. Circuit design is done in $0.18 \mu \mathrm{~m}$ CMOS technology.

### 1.1 Thesis Organization

Chapter 2 gives an overview of biosensors and discusses the proposed cellbased sensor system.

Chapter 3 gives an introduction to analog-to-digital converters and discusses various low power ADC architectures. Serial A/D converters such as incremental and successive approximation A/D converters are discussed.

Chapter 4 introduces algorithmic A/D converters, its advantages and disadvantages and applications. It gives an overview of existing algorithmic A/D converters.

Chapter 5 introduces the new algorithmic converter and also an earlier approach by Nagaraj et al., which is capable of the same performance.

Chapter 6 discusses the non-ideal effects in the algorithmic converter and ways to correct for them. Some of the non-ideal effects discussed are amplifier and comparator offset, capacitor mismatch, charge injection, amplifier finite gain, parasitic capacitances and thermal noise. The proposed
approach is compared with an existing approach with respect to the nonidealities in the system.

Chapter 7 discusses circuit design for the converter in $0.18 \mu \mathrm{~m}$ CMOS technology. The amplifier and the comparator specifications are derived from the system level simulation of the converter. The schematics and the simulation results are given.

Chapter 8 provides the conclusions for the thesis.

## CHAPTER 2

## AN OVERVIEW OF BIOSENSORS AND THE PROPOSED <br> CELL BASED SENSOR ARCHITECTURE

### 2.1 Biosensors

The term biosensor generally includes analytical devices that use immobilized biological materials (tissues, microorganisms or sub cellular components) and produce electronic signals in proportion to an analyte or a combination of analytes. Biological early warning systems (BEWS) detect toxicity by continuously monitoring the responses of organisms. The state of the art biosensors use live organisms such as bacteria, fish and nerve cells to detect the presence of chemicals in an environment. These biosensors are effective for specific toxins and are good in identifying the toxins. Most of the current sensors are bulky and require extensive use of computers and other sophisticated equipment and hence are expensive. Also these sensors are based on subjective detection requiring human observers. Detection speed is slow and typical observation cycles span several hours.

If the interest lies only in characterizing an environment in terms of its ability to support life, the present sensors are not very useful. Hence there is a need for a biosensor, which is cheap, handheld, consumes low power and is fast in determining the hospitability or the hostility of an environment.

### 2.2 Optical Detection

The present research involves developing a cell based sensor. The chromatophores of the Siamese fighting fish, Beta Splendens, is used as the cyto-sensor element. The above mentioned cells are very sensitive to toxicity and hence can give a fast response. These cells change in appearance when exposed to unfavorable environment. When exposed to hostile environment the cells move closer towards each other and hence it appears as though they have shrunk in size. This is known as aggregation. Aggregation can be observed visually and hence can be detected optically. Aggregation behavior is depicted in Figures 2.1 and 2.2.


Figure 2.1 Chromatophores in hospitable environment


Figure 2.2 Chromatophores in hostile environment

Optical detection involves photodiodes on which the cell culture is placed. Light is passed through the culture and is converted to current by the photodiode. The experimental setup is shown in Fig 2.3. When a toxin is added to the culture, the cells aggregate and hence the light falling on the photodiode increases. Experiments were done using a commercially available photodiode and the current plots are shown in Figures 2.4 and 2.5. The experiments were done for 2 different kind of toxins and for different concentration.


Figure 2.3 Current output for toxin Clonidine


Figure 2.4 Current response for toxin NE and MCH
Observing the percentage change in the photocurrent performs detection, a threshold must be set by experimentation. The response of the cells depends on the culture technique, temperature, media, and concentration of the toxin. Two cultures prepared at the same time and
tested with the same toxin of the same concentration might not give the same result. Hence extensive experimentation with different cultures, toxins and concentration is required to find a threshold. But since different toxins affect cells in a different way, a biosensor assay containing many sensors can be built. This assay should be capable of covering many types of toxins.

### 2.3 Overview of sensor architecture



Figure 2.5 Sensor block diagram

The sensor architecture is shown in fig 2.6. The photocurrent from the photodiode is converted to a voltage by a trans-impedance amplifier. An A/D converter digitizes the voltage output from the trans-impedance amplifier, which is then stored in a SRAM. The increase in current can be continuously tracked by storing the outputs at intervals of time. This helps in identifying the effect of a toxin on the cell culture.

### 2.3.1 Calibration Mode

The threshold voltage is decided during the calibration mode. The cell culture is placed on the photodiode without a toxin and the digitized
output is scaled by the required percentage to set the threshold. The resulting threshold is stored in the memory for future comparisons.

### 2.3.2 Detection Mode

Cell culture with the toxin is the cytosensor element in this mode. Readings are taken from time to time and compared with the stored threshold. A single bit output can be given when the voltage exceeds the threshold. The sequence of readings is also stored in the memory for determining the action of the toxin which help in characterizing a toxin.

### 2.3.3 Photodiode Characteristics

Silicon photodiodes are devices responsive to high-energy particles and photons. Photodiodes operate by absorption of photons or charged particles and generate a flow of current proportional to the incident power in an external circuit. The photodiode used in experimentation is a planar diffused silicon photo diode. These are simply P-N junction diodes formed by diffusing a P-type impurity into a N-type silicon wafer or vice versa. A silicon photodiode can be represented as a current source in parallel with an ideal diode. The current source represents the current generated due to the incident radiation and the diode represents the $\mathrm{P}-\mathrm{N}$ junction. In addition, a junction capacitance (depletion region capacitance), $\left(\mathrm{C}_{\mathrm{j}}\right)$ and a shunt resistance ( $\mathrm{R}_{\mathrm{Sh}}$, usually 10 s to 1000 s of megohms) are in parallel with the other components. Resistance $\mathrm{R}_{\mathrm{Se}}$, usually 10 to 1000 ohm, is connected in series with all components in the model. Dark current reduces the effective photocurrent. The model is shown in fig 2.7.


Figure 2.7 Equivalent circuit for the silicon photodiode
The transimpedance amplifier converts the photocurrent from the photodiode to a voltage which is digitized by the ADC. The ADC is discussed in detail in the subsequent chapters.

### 2.3.4 Converter specifications

From the above system details, the following converter specifications can be derived:

1. Approximately 5 minutes are needed for the changes to settle. Hence the speed required from the converter is low.
2. Measurements can be taken once every 5 or 10 seconds.
3. Since the main goal is a portable sensor, the converter must be low power. Usual sensor converters are in the 10 s of micro watt range and the same is specified.
4. The change in current is in 100 s of $\mu \mathrm{A}$ and can be converted to a voltage in 100 s of mV . Hence the accuracy requirement of the converter is low ( $8 \sim 10$ bits of resolution).
5. LEDs can be used as the light source in the portable sensor. These are the main power consuming devices in the system. Since measurements are to be taken once every 5 or 10 seconds, the system can be switched off in between to reduce LED consumption.
6. The ADC should be capable of conversion using least number of clock cycles to help in the above operation.

## CHAPTER 3 <br> ANALOG-TO-DIGITAL CONVERTER ARCHITECTURES

This chapter discusses existing analog to digital converters suitable for low power applications, their advantages and disadvantages.

### 3.1 Introduction to Analog-to-Digital Converters

An analog-to-digital converter is a device which converts real world signals into digital codes. An ADC is a key part of an interface between analog and digital components. The ADC by nature is sampled data circuit[10].


Figure 3.1 Block diagram for an ADC [10]

Figure 3.1 shows a block diagram of a general ADC. Since the ADC is a sampled-data circuit, a prefilter called an anti-aliasing filter is required to avoid aliasing. A sample-and-hold circuit that maintains the ADC input constant during the time the signal is converted to its equivalent digital code follows the anti-alias filter. The conversion is accomplished by a quantization step. A quantizer segments the reference range into subranges. Typically there are $2^{\mathrm{N}}$ subranges where N is the required resolution in bits. The quantization step finds the subrange that corresponds to the sampled analog input. An encoder encodes the subrange into a digital output code.

### 3.2 ADC Characteristics



Figure 3.2 Transfer curve and quantization noise of a 9 level ADC

Figure 3.2 shows the characteristics of a 9 level A/D converter. It is evident from the above figure that a range of input values gives the same code. Thus there is a loss of information that is called quantization error or quantization noise. The quantization noise for an ideal $\mathrm{A} / \mathrm{D}$ converter ranges from $-\frac{V_{L S B}}{2}$ to $\frac{V_{L S B}}{2}$ where $V_{L S B}=\frac{V_{r e f}}{2^{N}}$. The output of an A/D converter is a sum of the input signal and the quantization noise. For a busy signal at the
input of the converter the quantization noise power is given by $\frac{V_{L S B}^{2}}{12}$. An A/D converter is overloaded when the quantization noise exceeds the range mentioned above. The SNR of an ideal converter, assuming a full scale sine wave input, is given by $(6.02 N+1.76) \mathrm{dB}$, where N is the resolution of the converter.

### 3.2.1 Resolution

The resolution of a converter is defined as the number of levels the reference can be divided. An N bit $\mathrm{A} / \mathrm{D}$ converter divides the reference range into $2^{\mathrm{N}}$ levels. Resolution does not necessarily represent the accuracy of a converter.

### 3.2.2 Nonlinearity

Nonlinearity in an A/D converter manifests in the form of nonuniform steps and missing codes or levels. These are measured as integral nonlinearity (INL) and differential nonlinearity (DNL), which are expressed in LSBs. INL refers to the maximum deviation of the actual curve from the ideal curve. For a converter not to have missing codes the maximum INL should be less than 0.5 LSB .

In an ideal A/D converter, the transition voltages are 1 LSB apart. DNL is defined as the deviation of the separation of the transition voltages from 1 LSB. Non-monotonicity in an ADC occurs when the jump is negative and this can be determined only through DNL. A converter may have a maximum DNL of 1 LSB for it to be monotonic. Figure 3.3 shows the actual and the ideal curve of a $9-l e v e l ~ A / D ~ c o n v e r t e r . ~$


Figure 3.3 Actual and ideal transfer curves

### 3.2.3 Accuracy

Accuracy of a converter refers to how precisely the transfer characteristics is controlled. Ideally a converter is infinitely accurate. Thus accuracy does not mean resolution.

### 3.2.3 Signal to noise ratio (SNR)

SNR refers to the ratio of the signal power to the noise power at the output of the ADC.

$$
S N R(d B)=\text { signal power }(d B)-\text { noise power }(d B)
$$

For an $\mathrm{A} / \mathrm{D}$ converter the above includes the quantization noise and other noise. The effect of distortion can also be included into the calculation and is referred to as the signal to noise + distortion ratio or SNDR.

### 3.2.4 Dynamic Range

Dynamic range is defined as the input range for which a system gives useful output. The maximum input level in a system is limited by distortion whereas the minimum signal level that can be applied is limited by noise. The minimum detectable signal is the input for which the SNR is 0 dB . Spur-free dynamic range or SFDR is another way of expressing the dynamic range. It gives the range of input that can be applied before distortion becomes dominant.

### 3.3 ADC Architectures

The following table [9] classifies the different ADC architectures in terms of conversion rate and resolution.

| Conversion rate | ADC Architecture | Resolution |
| :--- | :--- | :--- |
| Slow | Integrating, incremental | Very high resolution > 16bits |
| Medium | Successive approximation <br> 1 bit pipeline and <br> algorithmic | Moderate resolution > 10bits |
| Fast | Flash <br> Multi-bit pipeline <br> Folding and interpolating | Low resolution > 6bits |

Table 3.1 Classification of ADC architectures

### 3.3.1 Incremental A/D converter

For converters used in measurement and instrumentation applications, the input signals are usually at a very low frequency, but the required absolute accuracy is very high. Incremental A/D converters are used in such applications.


Figure 3.4 Incremental A/D converter block diagram[4]

Figure 3.4 shows the block diagram of a $1^{\text {st }}$ order incremental A/D converter [4]. The converter works in the following manner: Before each conversion, the integrator and the counter are reset and a compensating voltage is established at the input of the integrator. A fixed number of integration steps are performed to find the integer $N=2^{n} \frac{V_{i n}}{V_{R}}$, where $\mathrm{n}+1$ is the number of integration steps, $n$ is the resolution needed and $V_{R}$ is the reference voltage. Thus N is the digital value of $\mathrm{V}_{\mathrm{in}}$. The above procedure is repeated for the next input.

The $1^{\text {st }}$ order incremental converter uses a delta-sigma loop for the conversion but is reset before each input. Hence the input needs to be a constant throughout the conversion time. A conventional delta-sigma modulator gives output once every R clock periods, where R is the oversampling ratio. But an incremental $A / D$ converter gives once in $2^{n+1}$ cycles. The digital circuitry consists only of a counter rather than a decimation filter in the case of a $\Delta \Sigma$ modulator. The output of a $\Delta \Sigma$ modulator oscillates for DC inputs and hence needs dithering to avoid tones but an incremental converter is designed for DC inputs and does not need dithering. But it is much slower than a conventional $\Delta \Sigma$ modulator.

The incremental A/D converter is capable of resolution $>16$ bits which is well suited for precision instrumentation, telemetry and measurement applications. The effect of offset can be corrected digitally by adding the digital outputs due to $\mathrm{V}_{\text {in }}$ and $-\mathrm{V}_{\text {in }}$. Analog compensation can also be used to reduce the effect of offset. Capacitor nonlinearities such as sensitivity to voltage variations should be reduced since they can affect very high-resolution converters.

The incremental converter is a highly accurate but very slow converter. The converter uses a $\Delta \Sigma$ loop and hence does not require accurate components. It requires only a simple circuitry, no need for high performance analog components and requires a single voltage reference for bipolar operation. The area and power requirements are low. Typical conversion times range from 1 sec to 5 secs for 16 bit applications.

### 3.3.1.1 Higher Order Incremental Converters

The first order incremental converter needs 2 n clock cycles for conversion and hence it is very slow. Higher order incremental A/D converters [5] can reduce the number of clock periods necessary but the trade-off lies in analog and digital circuit complexity. A block diagram of a
higher order incremental converter is shown in figure 3.5. The converter consists of a discrete time $\Delta \Sigma$ modulator, a digital filter and a controlling circuit. As in the case of a $1^{\text {st }}$ order converter, all memory elements and counters must be reset before each input is converted.


Figure 3.5 Block diagram of higher order incremental A/D converter

The $\Delta \Sigma$ modulator in the converter can be designed using conventional delta-sigma design techniques. The number of clock cycles needed for conversion goes down drastically as the order of the modulator increases. A digital filter with higher order as the modulator is needed. Decimation filters used in conventional $\Delta \Sigma$ modulators can be used as digital filters. Incremental converters need a dedicated sample-and-hold stage, since the input needs to be a constant till the conversion is complete.

### 3.3.2 Successive-Approximation A/D converters

Another serial converter, which can be used for low power applications, is the successive-approximation A/D converter. Their circuit complexity is moderate. General successive approximation converter architecture is shown in figure 3.6.

(a)

(b)

Figure 3.6 Successive approximation ADC

Successive approximation conversion is very similar to a binary search algorithm. With respect to unipolar operation, the comparison voltage $\mathrm{V}_{\mathrm{DAC}}$ is set to $\frac{V_{\text {ref }}}{2} . \mathrm{V}_{\text {in }}$ is compared with $\mathrm{V}_{\mathrm{DAC}}$. If $\mathrm{V}_{\text {in }}>\mathrm{V}_{\mathrm{DAC}}$, then the new $\mathrm{V}_{\mathrm{DAC}}$ is voltage is $\left(\frac{V_{r e f}}{2}-\frac{V_{r e f}}{4}\right)$. If $\mathrm{V}_{\text {in }}<\mathrm{V}_{\mathrm{DAC}}$, then the new $\mathrm{V}_{\mathrm{DAC}}$ voltage is $\left(\frac{V_{r e f}}{2}+\frac{V_{r e f}}{4}\right)$. This operation is repeated till the difference between $\mathrm{V}_{\text {in }}$ and $\mathrm{V}_{\text {DAC }}$ is $<1 \mathrm{~V}_{\text {LSB }}$. The operation is depicted in figure 3.6(b). The DAC output is continuously compared with the input and hence this converter needs a dedicated sample and hold circuit to keep the input a constant till the conversion is complete. For an N bit converter, the conversion takes place in N clock cycles. MSB is found first. The internal DAC is in the feedback path of the converter and hence the converter's accuracy is determined by the DAC accuracy. Thus DAC design is very critical in a SAR converter. Calibration must be done in order to achieve high resolution.

Successive approximation converters can also be implemented as a charge redistribution converter[11] with binary weighted capacitors. Figure 3.7 shows a 4-bit unipolar charge redistribution ADC.

(a)

figure 3.7(b)

figure 3.7(c)
Figure 3.7 A 4 bit unipolar charge redistribution ADC

- Sample Mode: Comparator is reset and all capacitors are charged to $V_{\text {in }}$
- Hold Mode: Comparator is taken out of reset and all capacitors are switched to ground and this causes the comparator input to be $-\mathrm{V}_{\text {in }}$ and comparison takes place.
- Bit Cycling: The largest capacitor (8C) is switched to $\mathrm{V}_{\text {ref }}$. This makes the input of the comparator to become $-V_{\text {in }}+\frac{V_{\text {ref }}}{2}$. The MSB capacitor is left connected if $\mathrm{V}_{\text {in }}>\mathrm{V}_{\text {ref. }}$. The process is repeated for the next largest capacitor in the array till all the capacitors are used.

In the original successive approximation algorithm, $\mathrm{V}_{\mathrm{DAC}}$ is updated after comparing $\mathrm{V}_{\text {in }}$ with $\mathrm{V}_{\mathrm{DAC}}$, but in charge redistribution converter it is $\mathrm{V}_{\text {in }}$ that is updated after each comparison. This does not require a DAC which can limit the linearity. Thus the linearity depends on capacitor matching and 10-bit linearity is obtainable with careful layout. For higher
resolution, capacitor mismatch correction must be performed which is usually done in the digital domain. Circuit complexity is low. These converters do well for moderate speeds and moderate resolution. Since a binary array of capacitors is required, area is large. Power can increase by a large amount if higher speeds are required.

### 3.3.3 Algorithmic A/D converter

Also known as cyclic converters, algorithmic ADC is a serial A/D converter and needs N cycles to complete a conversion. Residue cycling is involved. These converters will be discussed in detail in chapters 4 and 5.

## CHAPTER 4

## ALGORITHMIC A/D CONVERTERS

This chapter discusses cyclic converters and introduces a new architecture for algorithmic $\mathrm{A} / \mathrm{D}$ converters

### 4.1 Introduction

Cyclic converters operate in a similar way as successiveapproximation converters. In successive-approximation converter, the reference is halved each cycle, whereas in algorithmic converters the error voltage is doubled. The operation of a cyclic converter is given as a flowchart[9] in figure 4.1.


Figure 4.1 Cyclic converter flowchart

An algorithmic converter consists of a sample and hold, a multiply-by-2 amplifier, a comparator and a reference subtraction circuit. Figure 4.2 shows a block diagram of the algorithmic converter[12]. The input is sampled only once every conversion cycle. The same sampling circuit samples the first residue again and this process continues. Comparing each residue with a reference makes a bit decision. Thus a cyclic converter requires at least N cycles for N bit conversion. Till the conversion is complete the input circuit is disabled. Hence the converter has to sample the input during one clock period. This is unlike SAR or an incremental A/D where the input needs to be constant throughout the conversion cycle.


Figure 4.2 Block diagram of algorithmic converter[12]

The residue in each cycle is given by $2 V_{\text {in }} \pm V_{\text {ref }}$. The switched capacitor implementation of a multiply-by-2 circuit is shown in figures 4.3. During the sampling phase, the input is sampled on to the capacitors $\mathrm{C}_{\mathrm{f}}$ and $\mathrm{C}_{\mathrm{s}}$. During the doubling phase, $\mathrm{C}_{\mathrm{s}}$ discharges into $\mathrm{C}_{\mathrm{f}}$ and, $V_{\text {out }}=\left(1+\frac{C_{s}}{C_{f}}\right) V_{\text {in }}$. For $\mathrm{Cs}=\mathrm{Cf}, V_{\text {out }}=2 V_{\text {in }}$.

Input sampling Phase


Doubling Phase


Figure 4.3 Multiply-by-2 circuit

Building an accurate multiply-by-2 circuit is a difficult task in the design of algorithmic converters. Capacitor mismatch leads to gain errors and leads to non-linearities in the converters.

Ratio-independent switching schemes[13] (as shown in figure 4.4) remove mismatch dependence. During phase 1 , capacitor $\mathrm{C}_{\mathrm{s}}$ is charged to the input and capacitor $\mathrm{C}_{\mathrm{f}}$ is discharged. During phase $2 \mathrm{C}_{\mathrm{s}}$ is discharged onto $\mathrm{C}_{\mathrm{f}}$ and $\mathrm{V}_{\text {out }}=\mathrm{V}_{\text {in }}$. In the $3^{\text {rd }}$ phase, $\mathrm{C}_{\mathrm{s}}$ is charged to $\mathrm{V}_{\text {in }}$ and in the fourth phase $\mathrm{C}_{\mathrm{f}}$ discharges onto $\mathrm{C}_{\mathrm{s}}$ to give $V_{\text {out }}=2 V_{\text {in }} . \mathrm{C}_{\mathrm{f}}$ does not define the final voltage at the output of the op-amp. $\mathrm{C}_{\mathrm{f}}$ is just used as a storage device to store the charge of $\mathrm{C}_{\mathrm{s}}$ and transfer it back to $\mathrm{C}_{\mathrm{s}}$ and hence the above switching scheme is ratio independent. The length of the basic clock cycle is determined by $4 \mathrm{op}-\mathrm{amp}$ settling times. Hence the speed is limited by the op-amp. The converter needs 2 N clock cycles for N -bit conversion. Accuracy-speed trade off is presented in the above switching scheme.

All the above algorithmic converters are slow in the sense that they need at least N clock cycles to perform N bit conversion. The following chapter introduces a new algorithmic converter that is capable of giving a bit per phase., rather than a bit per cycle.

## CHAPTER 5

## A New Cyclic Converter Architecture

Most of the algorithmic converters designed earlier need at least N clock cycles for N -bit conversion. This chapter introduces a new algorithmic converter architecture that is capable of providing 1 bit per phase.

### 5.1 1-Bit/Step Architecture

The operation of the new architecture consists of 3 phases: reset, phase 1 and phase 2.
Reset Phase: Capacitors $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are charged to the input voltage $\mathrm{V}_{\text {in }} . \mathrm{C}_{3}$ is the load capacitor to the amplifier, which is reset to $\mathrm{V}_{\text {os }}$. Also during this phase $\mathrm{V}_{\text {in }}$ is compared with a reference that gives the MSB of the digital code. The reset phase is shown in figure 5.1.


Figure 5.1 Reset Phase

Phase 1: Capacitor $C_{1}$ is connected as the feedback to the amplifier, and connecting capacitor $\mathrm{C}_{2}$ to the DAC voltage does the reference subtraction. Hence $C_{2}$ discharges to the DAC voltage and the residual output of the amplifier is given by
$V_{o}(k+1)=2 \cdot V_{o}(k)-V_{D A C}(k+1)$
$V_{D A C}(k+1)=V_{\text {ref }}$ for $\mathrm{V}_{\mathrm{o}}(k)<\mathrm{V}_{\text {ref }}$
$V_{D A C}(k+1)=-V_{\text {ref }}$ for $\mathrm{V}_{\mathrm{o}}(k)>\mathrm{V}_{\text {ref }}$
$C_{3}$ and $C_{1}$ are charged to the residual voltage $V_{o}(k)$ The residual voltage is compared with the reference to obtain the next bit in the conversion and this bit is used to decide the next DAC voltage, which should be subtracted from the residue. Phase 1 is shown in figure 5.2.


Figure 5.2 Phase 1

Phase 2: During this phase capacitors $C_{2}$ and $C_{3}$ are interchanged, $C_{3}$ is connected to the DAC voltage and the next residue is obtained. The next bit is obtained by comparing the residue to the reference. Phase 2 is shown in figure 5.3.


Figure 5.3 Phase 2

During the reset phase the input is sampled, and then phase 1 and 2 take over to bring about the conversion. Since three capacitors are used, a bit can be obtained each phase and hence leads to 2 bits per clock period. Thus $\mathrm{N} / 2$ clock cycles are required for N bit conversion. The above converter is at least 2 times faster than the existing cyclic converters. Figure 5.4 gives the transfer characteristic of the $1 \mathrm{bit} /$ stage architecture.


Figure 5.4 Transfer Characteristic of 1-Bit/Phase Architecture

The above description assumed that all the components in the system were ideal. Non-linearities in the system deviates the curve from the normal and limits the performance.

### 5.1.1 System Non-Idealities

These can be divided into 2 major categories: dc nonlinearities and dynamic nonlinearities. These lead to missing codes, harmonic distortion, and non-monotonicity, which limit the performance.

DC non-linearities include amplifier and comparator offsets, capacitor mismatch, amplifier finite gain and non-linearity and capacitor
non-linearity. Dynamic non-linearities include amplifier settling errors, comparator insensitivity and charge injection.

### 5.1.2 Problems of the 1-Bit/Phase System

The above non-linearities lead to decision errors at the segment boundaries. Amplifier and comparator offsets lead to bit error which propagates to the DAC voltage being subtracted from the previous residue. Figure 5.5 gives the transfer curve in the presence of comparator or amplifier offset


Figure 5.5 Transfer Curve with Comparator Offset

When a residue exceeds the ideal bounds, it does not have a unique digital code to define it and hence digital correction cannot be performed. Amplifier offset builds up exponentially as the conversion proceeds and hence cannot be tolerated. Missing decision levels occur due to amplifier and comparator offsets, incomplete settling and comparator insensitivity. Amplifier offset can be removed by offset cancellation techniques like CDS and chopper stabilization. Latches can remove comparator insensitivity. But
the biggest problem in a single bit per stage architecture is the comparator design due to the following:

1. Comparator offset voltage must be cancelled. This results in extra circuitry for comparators to cancel their offsets and this results in low speed comparators.
2. It needs to amplify very small signals.
3. Comparator operation can begin only after the op-amp settles completely. If not, it leads to decision errors and hence distortion.

## 5.2 ( $\mathrm{N}>1$ ) Bit/Phase Architecture

The difficulty in the comparator design in a 1 bit/step architecture leads to error correction techniques to correct for comparator and amplifier offsets.

An N-bit stage in the converter implies that ideally $-\frac{V_{r e f}}{2^{N}} \leq V_{q} \leq \frac{V_{r e f}}{2^{N}}$, where $\mathrm{V}_{\mathrm{q}}$ is the quantization error. In a non-ideal converter, the quantization error exceeds this bound. In a cyclic converter it is the quantization error of the previous conversion that is converted in the next cycle. This quantization error is amplified by $2^{N}$ (amplifies the residue to the full input range of the converter), where N is the resolution of the stage. To keep the quantization error from exceeding its bounds an amplification of $2^{N-1}$ is used. The redundant bit in the stage is used for error correction.

### 5.2.1 Transfer Characteristic

The DAC voltage takes 3 values depending on the input. A 2-bit flash converter is used to resolve the residue in to 2 bits. The following table gives the DAC voltage and the residual voltage for different bit outputs.

| $\mathbf{b}_{1(k)}$ | $\mathbf{b}_{2(k)}$ | $\mathbf{V}_{\mathrm{DAC}}(\mathbf{k}+1)$ | $\mathbf{V}_{0}(\mathbf{k}+1)$ |
| :---: | :---: | :---: | :---: |
| 0 | 0 | $-\mathrm{V}_{\mathrm{REF}}$ | $2 \mathrm{~V}_{0}(k)+\mathrm{V}_{\mathrm{REF}}$ |
| 0 | 1 | 0 | $2 \mathrm{~V}_{0}(k)$ |
| 1 | 1 | $\mathrm{~V}_{\mathrm{REF}}$ | $2 \mathrm{~V}_{0}(k)-\mathrm{V}_{\mathrm{REF}}$ |

Table 5.1 Feedback and Residue with respect to output

The comparator threshold voltages are at $-\frac{V_{\text {ref }}}{4}$ and $\frac{V_{\text {ref }}}{4}$. The output of the comparators is a thermometric code that is converted to digital code before the overlap addition. Figure 5.6 shows the transfer characteristic of 1.5 -bit/phase architecture.


Figure 5.6 Transfer curve for a 1.5-Bit/Phase architecture

The full input range of the converter is $\left(-\mathrm{V}_{\text {ref }}, \mathrm{V}_{\text {ref }}\right)$ but at the decision boundaries $\left(\mathrm{V}_{\text {in }}=-\mathrm{V}_{\text {ref }} / 4\right.$ and $\left.\mathrm{V}_{\text {in }}=\mathrm{V}_{\text {ref }} / 4\right)$, the input range is $\left(-\mathrm{V}_{\text {ref }} / 2, \mathrm{~V}_{\text {ref }} / 2\right)$. The transfer characteristics with comparator or amplifier offsets is given in figure 5.7


Figure 5.7 1.5-Bit transfer curve with comparator offset

Comparator and amplifier offsets shift the curve according to the sign of the offset. As shown in figure 5.7, the residue does not go below $-\mathrm{V}_{\text {ref }}$ or above $\mathrm{V}_{\text {ref }}$ for small offsets and hence any error in the residue can be corrected using digital correction.

Let us assume a $V_{i n}=-\frac{V_{\text {ref }}}{4}$. For this input the residue is given by $V_{o}=2 V_{\text {in }}+V_{\text {ref }}=\frac{V_{\text {ref }}}{2}$. For $V_{i n}>-\frac{V_{\text {ref }}}{4}$, the residue is given by $2 V_{\text {in }}$. If the comparator with the lower threshold has an offset $V_{\text {os,comp }}$, the residue is given by $V_{o}=2 V_{i n}+V_{r e f}+V_{o s, c o m p}$. Only when $V_{o s, \text { comp }}>\frac{V_{\text {ref }}}{4}$, the residue goes out of bounds. Hence comparator offsets of $\frac{V_{r e f}}{4}$ can be tolerated by the $1.5 \mathrm{bit} / \mathrm{phase}$ architecture. Errors due to comparator offsets reduce the correction range and do not result in missing decision levels.

### 5.2.2 Redundancy correction

Only 3 levels of the 2 bit output from each cycle is used and this gives the scheme its 1.5 -bit characteristic. The output obtained from the cycles is not the output format which is required. Redundancy error correction is used to correct the output digital code for comparator and amplifier offsets. The LSB of the 2-bit digital code of a residue is overlapped with the MSB of the 2-bit code of the next residue and added. The redundancy addition is shown in figure 5.8


Figure 5.8 Redundancy Error correction scheme

The following are the advantages of redundancy and error correction:

1. Insensitivity to decision errors
2. Simple, high-speed comparators can be used. This is because large comparator offsets can be tolerated.
3. Comparators need not wait for amplifier settling.
4. All offsets in the system translate into a net offset and do not result in nonlinearity.

### 5.3 1.5 Bit/Phase Architecture

The 1.5 bit/phase switching scheme is introduced in this section. An alternative approach is also provided for comparison. As in the 1 bit case the operation is divided into 3 phases. The following describes the operation during these phases.

Reset Phase: Capacitors $C_{1}$ and $C_{2}$ are charged to the input voltage $V_{\text {in }} . C_{3}$ is the load capacitor to the amplifier that is reset. Also during this phase, $\mathrm{V}_{\text {in }}$ is compared with a reference which gives the MSB of the digital code. The reset phase is shown in figure5.9.


Figure 5.9 Reset phase

Phase 1: Capacitor $\mathrm{C}_{1}$ is connected as the feedback to the amplifier and connecting one of capacitor $\mathrm{C}_{2}$ to the DAC voltage does the reference subtraction. Hence $\mathrm{C}_{2}$ discharges to the DAC voltage and the residual output of the amplifier is given by

$$
\begin{array}{ll}
V_{o}(k+1)= & 2 \cdot V_{o}(k)-V_{D A C}(k+1) \\
& V_{D A C}(k+1)=V_{\text {ref }} \text { for } \mathrm{V}_{\mathrm{o}}(k)<\mathrm{V}_{\text {ref }} \\
\text { where } \quad & V_{D A C}(k+1)=-V_{\text {ref }} \text { for } \mathrm{V}_{\mathrm{o}}(k)>\mathrm{V}_{\text {ref }}
\end{array}
$$

$\mathrm{C}_{3}$ and $\mathrm{C}_{1}$ are charged to the residual voltage. The residual voltage is compared with the reference to obtain the next bit in the conversion and thus decide the next

DAC voltage to be subtracted from the next residue. Phase 1 is shown in figure 5.10 .


Figure 5.10 Phase 1

Phase 2: During this phase capacitors $C_{2}$ and $C_{3}$ are interchanged ( $C_{1}$ and $C_{3}$ have the same potential stored on them ), $\mathrm{C}_{3}$ is connected to DAC voltage and the next residue is obtained. The next bit is obtained by comparing the residue to the reference. Phase 2 is shown in figure 5.11.


Figure 5.11 Phase 2

The outputs of both the comparators are used in the decision block to determine the DAC voltage to be subtracted from the input in next cycle.

### 5.4 An Alternative Approach

A pipelined converter proposed in "A $250-\mathrm{mW}, 8-\mathrm{b}, 52-\mathrm{Msamples} / \mathrm{s}$ Parallel-Pipelined A/D Converter with Reduced Number of Amplifiers"[14] can also be used as an algorithmic A/D converter which is capable of providing 1.5 $\mathrm{Bit} / \mathrm{phase}$. The architecture of this converter is described in the following section.

This converter uses 4 capacitors and one amplifier. The switching arrangement is similar to the basic multiply-by-2 circuit described earlier.

Reset Phase: During this phase, the capacitors $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are charged to the input voltage and the op-amp is connected in unity gain feedback (op-amp is in reset). Capacitors $C_{3}$ and $C_{4}$ are the load to the amplifier. Figure 5.12 depicts the reset phase.


Figure 5.12 Reset ${ }^{4}$ Phase

The DAC voltage for the next conversion is also obtained during this phase using the 2 comparators.

Phase 1: In this phase, Capacitor $C_{2}$ is connected across the op-amp and $C_{1}$ discharges into $C_{2}$ to produce the desired residue and $C_{3}$ and $C_{4}$ act as load
capacitors and store the residual output. Figure 5.13 shows this phase. The residue is defined by the previous equations.


Figure 5.13 Phase 1

Phase 2: In this phase $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are connected as the load to the amplifier. $\mathrm{C}_{4}$ is connected across the amplifier and $\mathrm{C}_{3}$ discharges into $\mathrm{C}_{4}$ to produce the residue and this process continues. Figure 5.14 describes the operation in this phase.
$\phi_{2}$


Figure 5.14 Phase 2

Only one amplifier is used and it is switched between both the phases. The operation is similar to the one described in figure 4.3. The use of 4 capacitors enables the 1.5 -bits /phase.

The operation of both the architectures and their performances with respect to nonidealities is described in the next chapter. Also a comparison table is built for easy reference.

## CHAPTER 6

## Performance Limitations

This chapter deals with the non-idealities present in the system and gives solutions to overcome them. The two approaches described in chapter 5 are compared according to the non-idealities. The system level simulation for the proposed architecture was performed in C language and MATLAB was used to analyze the results.

### 6.1 Non-idealities

The SNR performance of a system is degraded by thermal noise in the system. Other non-idealities lead to greater INL and DNL in the system that leads to poorer distortion performance. The major causes of non-linearities can be divided as DC and dynamic.

Causes of DC non-linearity include amplifier and comparator offsets, capacitor mismatch, amplifier finite gain and non-linearity, capacitor non-linearity, charge injection.

Causes of dynamic non-linearity include amplifier settling, comparator insensitivity and charge injection.

### 6.1.1 Comparator offsets

Comparator offsets lead to a shift in the transfer curve as shown before and thus lead to non-linearity in the converter. 1-bit/phase architecture cannot tolerate comparator offsets since the residue goes out of bounds thus making it impossible to correct digitally. This makes the comparator design complex and leads to loss of
speed. This can be overcome by moving to $1.5-\mathrm{bit} / \mathrm{phase}$ architecture. Even though the transfer curve is affected, it affects the decision boundaries where the residue does not cross its bounds. A comparator offset greater than $\frac{V_{r e f}}{4}$ is required for the residues to cross the analog bounds. Larger comparator offsets imply smaller correction range. Thus comparator design is simpler and does not trade off speed for accuracy.

In both the algorithmic approaches, 1.5 -bit/phase architecture is used to overcome comparator offsets and redundant digital error correction is used to get the correct digital output code. Hence the performance of both the approaches with respect to comparator offsets is similar.

### 6.1.2 Amplifier offsets

Amplifier offset effect increases exponentially with each residue in both converter approaches.

### 6.1.2.1 Proposed approach

Figure 6.1 explain the effect of amplifier offset. Only amplifier offset is considered. During the reset phase, $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are charged to $V_{i n}-V_{o s}$, where $V_{o s}$ is the offset of the amplifier. $\mathrm{C}_{3}$ is charged to $V_{o s}$. During phase $2, \mathrm{C}_{1}$ is connected across the op-amp and $\mathrm{C}_{2}$ is connected to $V_{d a c}(1)$ and hence the final output is given by $V_{o}(1)=2 V_{i n}-V_{d a c}(1) . \mathrm{C}_{3}$ is charged to this voltage. Now in the next phase $\mathrm{C}_{2}$ becomes the load and $C_{3}$ is connected between the virtual ground node of the opamp and $V_{d a c}(2) . \mathrm{C}_{1}$ is always connected across the amplifier. The $2^{\text {nd }}$ residue is given by $V_{o}(2)=2 V_{o}(1)-V_{d a c}(2)+V_{o s}=2^{2} V_{i n}-2 V_{d a c}(1)-V_{d a c}(2)+V_{o s}$.


Figure 6.1 Effect of amplifier offset in the proposed approach

The following equations give the $\mathrm{k}^{\text {th }}$ residue.

$$
\begin{aligned}
& V_{o}(1)=2 V_{i n}-V_{d a c}(1) \\
& V_{o}(2)=2 V_{o}(1)-V_{d a c}(2)+V_{o s} \\
& \quad=2^{2} V_{i n}-2 V_{d a c}(1)-V_{d a c}(2)+V_{o s} \\
& V_{o}(3)=2 V_{o}(2)-V_{d a c}(3)+V_{o s} \\
& \quad=2^{3} V_{i n}-2^{2} V_{d a c}(1)-2 V_{d a c}(2)-V_{d a c}(3)+(2+1) V_{o s} \\
& . \\
& V_{o}(k)=2^{k} V_{i n}-2^{k-1} V_{d a c}(1)-2^{k-2} V_{d a c}(2)-\ldots \ldots \ldots . . V_{d a c}(k)+\left(2^{k-2}+2^{k-3}+\ldots \ldots+1\right) V_{o s} \\
& V_{o}(k)=2^{k} V_{i n}-2^{k-1} V_{d a c}(1)-2^{k-2} V_{d a c}(2)-\ldots \ldots \ldots . . V_{d a c}(k)+\left(2^{k-1}-1\right) V_{o s}
\end{aligned}
$$

Thus it is evident from the above equations that the offset effect increases exponentially. The input and the first residue are not affected by the offset and hence the MSB (first bit) and the $2^{\text {nd }}$ bit are not affected by the offset.

If redundancy correction were not used, this exponential increase in offset would result in residues going beyond the analog bounds, and hence in error that cannot be corrected. But the correction makes the offset of the amplifier give rise only to an effective offset in the system. The transfer curve of the ADC shifts left or right depending on the sign of the offset. C code simulation of the architecture with redundancy correction gives the following plot in figure 6.2 for different offsets. The plot corresponds to 10 bit resolution with Vref $=1 \mathrm{~V}$.


Figure 6.2 Amount of charcateristic curve shift due to offset with redundancy correction. 10 bit resolution and Vref $=1 \mathrm{~V}$

From the plot it can be seen that the final offset after redundancy correction is twice the original amplifier offset. Any fixed offset in a system can be corrected by calibrating it out. The output of a system with its input connected to zero or the common-mode is the output offset of the system, which can be stored digitally. For any other input, the offset can be subtracted form the output digitally. The effective dynamic range of the system is reduced by the presence of the offset since the ADC is overloaded for lower inputs. But the reduction in DR is very negligible since the reduction is in a few LSBs.

### 6.1.2.2 Nagaraj Approach

Figures 6.3 explain the effect of amplifier offset for the circuit of [14]. Only amplifier offset is considered. During the reset phase, $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are charged to $V_{i n}-V_{o s}$, where $V_{o s}$ is the offset of the amplifier. $\mathrm{C}_{3}$ and $\mathrm{C}_{4}$ are charged to $V_{o s}$. During phase $2, \mathrm{C}_{1}$ is connected across the op-amp and $\mathrm{C}_{2}$ is connected to $V_{d a c}(1)$ and hence the final output is given by $V_{o}(1)=2 V_{i n}-V_{d a c}(1) . \mathrm{C}_{3}$ and $\mathrm{C}_{4}$ are charged to this voltage. Now in the next phase $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ become the load to the op-amp, $\mathrm{C}_{3}$ is connected across the amplifier and $\mathrm{C}_{4}$ is connected between the virtual ground and $V_{d a c}(2)$. The $2^{\text {nd }}$ residue is thus given by $V_{o}(2)=2 V_{o}(1)-V_{d a c}(2)+V_{o s}$

$$
=2^{2} V_{i n}-2 V_{d a c}(1)-V_{d a c}(2)+V_{o s}
$$

The following equations give the effect of amplifier offset in Nagaraj architecture.

$$
\begin{aligned}
& V_{o}(1)=2 V_{i n}-V_{d a c}(1) \\
& V_{o}(2)=2 V_{o}(1)-V_{d a c}(2)+2 V_{o s} \\
& \quad=2^{2} V_{i n}-2 V_{d a c}(1)-V_{d a c}(2)+2 V_{o s} \\
& V_{o}(3)=2 V_{o}(2)-V_{d a c}(3)+2(2+1) V_{o s} \\
& \quad=2^{3} V_{i n}-2^{2} V_{d a c}(1)-2 V_{d a c}(2)-V_{d a c}(3)+2(2+1) V_{o s} \\
& . \\
& V_{o}(k)=2^{k} V_{\text {in }}-2^{k-1} V_{d a c}(1)-2^{k-2} V_{d a c}(2)-\ldots \ldots \ldots-V_{d a c}(k)+2\left(2^{k-2}+2^{k-3}+\ldots \ldots+1\right) V_{o s} \\
& V_{o}(k)=2^{k} V_{i n}-2^{k-1} V_{d a c}(1)-2^{k-2} V_{d a c}(2)-\ldots \ldots \ldots . V_{d a c}(k)+2\left(2^{k-1}-1\right) V_{o s}
\end{aligned}
$$

Fom the above equations the effect of op-amp ofset is double in Nagaraj's scheme compared to the proposed architecture. Most of the offsets which can cause errors in the system are reduced to a final offset due to the redundancy correction.

### 6.1.3 Finite Op-amp Gain

The finite gain of an op-amp in any system leads to the inverting input node of the op-amp not being a virtual ground. Consider the multiply-by- 2 circuit shown in figure 6.4.


Figure 6.4 Multiply-by-2 circuit

In the ideal case where the op-amp gain is assumed to be infinite, the virtual ground of the op-amp is fixed at the common mode or analog ground, and hence the residue is given by $V_{o}=\frac{C_{s}+C_{f}}{C_{f}} V_{i n}=2 V_{i n}$ for $C_{s}=C_{f}$. With finite gain A of the op-amp, the potential of the virtual ground node changes with the residue at the output of the op-amp, and is given by $V_{v g n d}=\frac{V_{o}}{-A}$. This leads to a change in the gain of the circuits as given by the following equation
$V_{o}=\frac{C_{s}+C_{f}}{C_{f}\left(1+\frac{1}{A}+\frac{C_{s}}{C_{f} A}\right)} V_{i n} \approx 2\left(1-\frac{2}{A}\right) V_{i n}$
A parasitic capacitance is present at the virtual ground node of the op-amp. This is due to the parasitics of the capacitors and switches connected to that node and also due to the input capacitance of the op-amp. The parasitic capacitance drains out some of the charge from Cs and hence all of the charge of Cs does not
get transferred to Cf. The finite gain increases the effect of this parasitic capacitance. The output equation is modified as shown below

$$
V_{o}=\frac{C_{s}+C_{f}}{C_{f}\left(1+\frac{1}{A}+\frac{C_{s}+C_{p}}{C_{f} A}\right)} V_{i n} \approx 2\left(1-\frac{1}{A}-\frac{C_{p}}{C_{f} A}\right) V_{i n}
$$

where $C_{p}$ is the parasitic capacitance at the virtual ground node of the op-amp. This leads to a further reduction in the gain of the above stage. $\mathrm{C}_{\mathrm{p}}$ is charged and discharged in each phase in the above structure and hence it does not carry the effect of one residue to another. So there is no memory effect.

A reduction in the gain of the above circuit leads to a deviation in the transfer curve from the ideal. The finite gain effect is reflected in change in the slope of the transfer curve between decision boundaries. Ideally the slope is 2 . Figures 6.5 and 6.6 below show the effect of gain $>2$ and a gain $<2$ on the transfer curve for the 1.5 -bit architecture.


Figure 6.5 Transfer curve for an interstage gain > 2 [1]


Figure 6.6 Transfer curve for gain $<2$ [1]

For a finite gain op-amp used, the gain of the stage is always less than 2 and hence figure 6.6 is applicable.

Due to the change in the transfer curve codes with varying widths and missing codes may result and this leads to INL and DNL, thus leading to poor performance. Digital calibration can be used to correct for this error in the case of high-resolution converters. For lower resolutions, system level simulations can be performed to determine the gain of the op-amp for which the INL and the DNL $<1$ LSB.

### 6.1.3.1 Proposed Approach

In the proposed approach, the finite gain of the amplifier causes the following modification in the residual voltage.

$$
V_{o}(k)=\left[2-\frac{1}{A o}(3)\right] V_{o}(k-1)-\left[1-\frac{1}{A o}(2)\right] V_{d a c}(k)
$$

With a parasitic capacitance at the virtual ground node of the op-amp the equation changes to

$$
V_{o}(k)=\left[2-\frac{1}{A o}\left(3+\frac{C_{p}\left(1-\frac{V_{o}(k)}{V_{o}(k-1)}\right)}{C}\right)\right] V_{o}(k-1)-\left[1-\frac{1}{A o}\left(2+\frac{C_{p}\left(1-\frac{V_{o}(k)}{V_{o}(k-1)}\right)}{C}\right)\right] V_{d a c}(k)
$$

The parasitic capacitance is never discharged in this approach, and hence two consecutive residues determine the change in the charge of the parasitic capacitance. This leads to a memory effect wherein one residue affects the next. System level simulations were performed on the architecture using C code and MATLAB was used to analyze the results. The minimum gain of the op-amp that can contain INL and DNL of the system within 1 LSB was determined to be about 70 dB . The simulations were done assuming all the three capacitors are equal and the parasitic capacitance is $20 \%$ of the main capacitors. No other non-ideality was assumed to be present.

The following figures show the INL and DNL plots for different finite gains of the op-amp. For the simulations, capacitor mismatch of $0.2 \%$ was assumed and a parasitic capacitance of 1.2 pF was assumed.

Figure 6.7 shows the plot for an op-amp of gain 60 dB (1000). The maximum INL exceeds the 1 LSB limit and hence a 60 dB gain will lead to a reduction in linearity performance.


Figure 6.7 INL and DNL for op-amp gain of 60 dB


Figure 6.8 INL and DNL for op-amp gain of 66 dB


Figure 6.9 INL and DNL for op-amp gain of 70 dB


Figure 6.10 INL and DNL variation with op-amp gain

Figure 6.8 and Figure 6.9 above show the INL and DNL plots for a gain of 66 dB and 70 dB respectively. Thus from the plots and simulations the gain requirement of the op-amp is 70 dB . Since the presence of capacitor mismatch and parasitic capacitance at the virtual ground node of the op-amp can increase the requirement the simulations were done in the presence of $2 \%$ capacitor mismatch and a parasitic capacitance of 0.3 pF . This showed a gain requirement of 74 dB for the op-amp. Figure 6.10 shows the variation of the maximum INL and DNL with op-amp DC gain.

### 6.1.3.2 Nagaraj Approach

The following equations show the effect of finite gain with and without parasitic capacitances respectively:

$$
\begin{aligned}
& V_{o}(k)=\left[2-\frac{1}{A o}(4)\right] V_{o}(k-1)-\left[1-\frac{1}{A o}(2)\right] V_{d a c}(k) \\
& V_{o}(k)=\left[2-\frac{1}{A o}\left(4+\frac{C_{p}\left(1-\frac{V_{o}(k)}{V_{o}(k-1)}\right)}{C}\right)\right] V_{o}(k-1)-\left[1-\frac{1}{A o}\left(2+\frac{C_{p}\left(1-\frac{V_{o}(k)}{V_{o}(k-1)}\right)}{C}\right)\right] V_{d a c}(k)
\end{aligned}
$$

Thus the memory effect is present in this system too. The amount of memory effect is dependent on the change in the residues. The gain requirement of this approach was nearly equal to that of the proposed approach.

### 6.1.4 Capacitor Mismatch

Switched capacitor circuits need precise ratio of capacitors. The capacitance is usually given by $C=\frac{\varepsilon_{o x}}{t_{o x}} A$, where A is the area, $\varepsilon_{o \mathrm{x}}$ is the permittivity of oxide and $t_{o x}$ is the oxide thickness. Under-etching[9][8] represents the major source of error in capacitor mismatch. Under etching leads to the resultant area being smaller than the required area. To over come this effect all capacitors are realized using unit capacitors. Thus under etching will be present in all the unit capacitors and the ratio will hence remain a constant.

The second major cause for mismatch is oxide gradient[9][8]. As shown in the above equation, any change in the oxide thickness will lead to a change in the capacitance. To overcome the thickness gradient a common centroid approach or interspersing approach can be used to match capacitors.

The bottom plate of a capacitor has a parasitic of about $20 \%$ and the top plate has a parasitic of about $5 \%$. Thus noise coupling through the bottom plate is high. Hence only the top plate should be connected to critical nodes such as op-amp virtual ground.

Capacitor mismatch leads to gain error in the multiply-by-2 circuit. This leads to a change in the transfer curves and thus leads to INL and DNL as shown in section 6.1.3.

In a conventional algorithmic converter only two capacitors are involved and hence one mismatch factor. But in the proposed algorithmic converter, three capacitors are involved to increase the speed of the converter and this results in 2 mismatch terms. Thus mismatch affects the present design more than the conventional architecture.


Figure 6.11 Phase 1 circuit configuration

During Phase 1 (figure 6.11), only $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ are involved in the charge transfer and produce the residue. For $C_{2}=C_{1}(1+\alpha)$ the following equation represents the residue during this phase.

$$
\begin{aligned}
V_{o}(n)= & V_{i n} \cdot(2+\alpha)^{\frac{n-2}{2}}(2+\beta)^{\frac{n}{2}}-V_{d a c}(1) \cdot(1+\alpha)(2+\alpha)^{\frac{n}{2}}(2+\beta)^{\frac{n-2}{2}} \\
& -V_{d a c}(2) \cdot(1+\beta)(2+\alpha)^{\frac{n-2}{2}}(2+\beta)^{\frac{n-2}{2}} \ldots \ldots-V_{d a c}(n) \cdot(1+\beta)
\end{aligned}
$$

During phase 2 (figure 6.12), $\mathrm{C}_{1}$ and $\mathrm{C}_{3}$ are involved. For $\mathrm{C}_{3}=\mathrm{C} 1(1+\beta)$, the following equation represents the residue during this phase.

$$
\begin{aligned}
V_{o}(n)= & V_{i n} \cdot(2+\alpha)^{\frac{n+1}{2}}(2+\beta)^{\frac{n-1}{2}}-V_{d a c}(1) \cdot(1+\alpha)(2+\alpha)^{\frac{n-1}{2}}(2+\beta)^{\frac{n-1}{2}} \\
& -V_{d a c}(2) \cdot(1+\beta)(2+\alpha)^{\frac{n-1}{2}}(2+\beta)^{\frac{n-3}{2}} \ldots \ldots-V_{d a c}(n) \cdot(1+\alpha)
\end{aligned}
$$



Figure 6.12 Phase 2 circuit configuration

Simulations were performed in MATLAB and C Language to determine the performance of the converter in the presence of capacitor mismatch. The INL and the DNL was plotted for different mismatch coefficients to determine the tolerance of the architecture. Figure 6.13 shows the plots for $0.2 \%$ mismatch. The converter resolution is 10 bits.


Figure 6.13 INL and DNL for cap mismatch of 0.2 \%

The INL and the DNL of a converter should be less than 1 LSB for good linearity performance. The above plot shows that for $\alpha=0.2 \%$ and $\beta=-0.2 \%$ the maximum INL and the maximum DNL of the system do not exceed 1 LSB. Hence the above mismatch is a tolerable mismatch for the resolution of the converter (10 bits). Figure 6.14 shows the INL and DNL for $\alpha=0.3 \%$ and $\beta=-0.3 \%$.


Figure 6.14 INL and DNL for cap mismatch of 0.3 \%

As shown in the plot the maximum INL exceeds 1 LSB and hence this will result in more than tolerable non-linearity. Hence the proposed converter architecture can tolerate $0.2 \%$ capacitor mismatch.

The maximum INL and DNL were found to be less than above when the mismatches have the same sign. Hence simulations were performed for the worst case mismatches (both the mismatches of different sign).

The following plot (figure 6.15) gives the maximum INL and maximum DNL as a function of the mismatch percentage


Figure 6.15 Maximum INL and DNL for varying capacitor mismatch

From the above plot, maximum INL varies linearly with respect to mismatch. The present design is done only for 10 bits of resolution and hence there is no need for calibration techniques to compensate for capacitor mismatch.

### 6.1.5 Thermal Noise

In a switched capacitor circuit, the $\mathrm{R}_{\text {on }}$ of the switch contributes the noise when it is ON. This noise is sampled and so folds and the mean square voltage noise of the sampled circuit is given by $\frac{k T}{C}$ where k is the Boltzmann constant, T is the absolute temperature and C is the capacitance.

Consider the multiply-by-2 circuit shown in figure 6.16. During phase $1, \mathrm{C}_{1}$ and $C_{2}$ charge to the noise voltage of the resistor which is given by $4 k T R_{\text {on }}$ and the
effective integrated noise charge power across each of the capacitors is given by $k T C_{1}$ and $k T C_{2}$ respectively.


Figure 6.16 Multiply-by-2 circuit

During phase $2, \mathrm{C}_{1}$ and $\mathrm{C}_{2}$ get another $k T C_{1}+k T C_{2}$ noise charge and hence the total noise voltage at the output is given by $\frac{2 k T}{C_{2}}\left(1+\frac{C_{1}}{C_{2}}\right) \approx \frac{4 k T}{C}$ where $\mathrm{C}_{1}=\mathrm{C}_{2}$ $=C$. Now the signal gain of the circuit is 2 and hence the total input-referred noise is given by $\frac{k T}{C}$.

The thermal noise of the op-amp must also be taken into account. Consider the opamp in a feedback configuration as shown by figure 6.17


Figure 6.17 Op-amp in feedback

Assuming a parasitic capacitance $\mathrm{C}_{\mathrm{p}}$ at the virtual ground node of the opamp the effective load capacitance is given by $C_{L, \text { eff }}=C_{L}+\frac{C_{2}\left(C_{1}+C_{p}\right)}{C_{1}+C_{2}+C_{p}}$. The thermal noise PSD of an op-amp is given by $\overline{V_{n}^{2}}=2 \cdot 4 k T \cdot \frac{2}{3} \cdot \frac{1}{g_{m}}\left(1+N_{f}\right)$ where gm is the transconductance of the input pair and $N_{f}$ is the noise factor given by the sum of ratios of the transconductance of other transistors and the input transconductance. The closed loop gain of the amplifier is given by $1+\frac{C_{1}+C_{p}}{C_{2}}$. Thus the input referred integrated noise power of the op-amp is given by

Total input referred noise power of the op $-\mathrm{amp}=\frac{4 k T\left(1+N_{f}\right)}{3 C_{L, e f f}} \cdot \frac{1+\frac{C_{1}+C_{p}}{C_{2}}}{\left(\frac{C_{1}}{C_{2}}\right)^{2}}$

The input referred noise of the op-amp is dependent on the feedback factor and load capacitance and independent of the transconductance.

For $\mathrm{C}_{1}=\mathrm{C}_{2}=\mathrm{C}$ and $\mathrm{C}_{\mathrm{p}} \ll \mathrm{C}$, the total input referred noise of the multiply-by-2 circuit is given by $\overline{V_{n, s t g}^{2}}=\frac{k T}{C}+\frac{8 k T\left(1+N_{f}\right)}{3 C_{L, \text { eff }}}$. For an algorithmic converter, which has the above architecture, the total noise of the converter is given by $V_{n, \text { ot }}^{2}=V_{n, 1}^{2}+\frac{V_{n, 2}^{2}}{4}+\frac{V_{n, 3}^{2}}{16}+\ldots \ldots .$.

In the above equation each term represents the noise contribution in each cycle.

### 6.1.5.1 Noise in the proposed architecture

In the proposed architecture, $\mathrm{C}_{1}$ is not switched except in the first cycle. $\mathrm{C}_{2}$ and $C_{3}$ are the switched capacitors. Hence after the first cycle, $C_{1}$ does not contribute of the noise of the system.

During the first cycle the noise is composed of switched noise of $\mathrm{C}_{2}$ and $\mathrm{C}_{3}$ and the amplifier's noise. The amplifier is in a feed back structure similar to the one shown in figure 6.17 but with $\mathrm{C}_{1}$ and $\mathrm{C}_{2}$ interchanged. $\mathrm{C}_{1}$ acts as the feed back capacitor. The feedback factor, the effective load and the op-amp noise are given by the following equations
$\beta=1+\frac{C_{2}+C_{p}}{C_{1}}$
$C_{L, \text { eff }}=C_{L}+\frac{C_{1}\left(C_{2}+C_{p}\right)}{C_{1}+C_{2}+C_{p}}$
Total input referred noise power of the op - $\mathrm{amp}=\frac{4 k T\left(1+N_{f}\right)}{3 C_{L, e f f}} \cdot \frac{1+\frac{C_{2}+C_{p}}{C_{1}}}{\left(\frac{C_{2}}{C_{1}}\right)^{2}}$
For $\mathrm{C}_{1}=\mathrm{C}_{2}=\mathrm{C}$, and for $\mathrm{C}_{\mathrm{p}} \ll \mathrm{C}$, the above equation reduces to $\frac{8 k T\left(1+N_{f}\right)}{3 C_{L, e f f}}$. The effective load of the op-amp reduces to $C_{L, \text { eff }}=C_{L}+\frac{C}{2}$. Thus only its effective load determines the noise of the op-amp. The noise of the switched structure is given by $\frac{k T}{C}$. For $\mathrm{C}_{1}=\mathrm{C}_{2}=\mathrm{C} \gg \mathrm{C}_{\mathrm{p}}$, the above equation reduces to $\frac{k T}{C}$. Thus the total noise in the first cycle is given by the following equation
$V_{n, 1}^{2}=\frac{k T}{C}+\frac{8 k T\left(1+N_{f}\right)}{3 C_{L, e f f}}$. From the second cycle $\mathrm{C}_{1}$ does not play any role in the noise of the system, since it is not switched from here on and hence the noise contribution is only by the switched ones. $\mathrm{C}_{3}$ acquires a noise charge of kTC as a load of the op-amp and when it is connected between the virtual ground node and $\mathrm{V}_{\mathrm{dac}}$, it acquires the same charge again and hence in the subsequent cycles the noise contribution due to switched capacitors is halved. The noise of subsequent stages is given by
$V_{n, i}^{2}=\frac{k T}{2 C}+\frac{8 k T\left(1+N_{f}\right)}{3 C_{L, e f f}}$ where i represents $\mathrm{i}^{\text {th }}$ cycle. Each cycle of the converter has a gain of 2 and hence the noise of the subsequent cycles is reduced by the gain of the previous cycles and the total noise of the converter is given by the following equation.
$V_{n, \text { tot }}^{2}=V_{n, 1}^{2}+\frac{V_{n, 2}^{2}}{4}+\frac{V_{n, 3}^{2}}{16}+\ldots \ldots .$. , where $V_{n, 2}^{2}=V_{n, 3}^{2}=\ldots \ldots .=V_{n, i}^{2}=V_{n, o}^{2}$. The total noise is given by $\frac{7}{6} \cdot \frac{k T}{C}+\frac{4}{3} \cdot \frac{8 k T\left(1+N_{f}\right)}{3 C_{L, e f f}}$. For good optimization the op-amp noise is assumed to be equal to the noise due to the switched capacitors and the effective noise is $\frac{14}{6} \cdot \frac{k T}{C}$. The SNR of a N -bit converter is given by 6 N and for a 10 -bit conversion the required SNR is given by 60 dB . The capacitance C is determined from the following equations using the SNR required. The converter is run for 11 cycles and redundancy correction is used to bring it down to 10 bits. A margin of 3 bits is given for any non-ideality in determining the capacitance. Hence a 14 bit SNR is required.

$$
S N R(m a g)=\frac{V_{r e f}^{2}}{V_{n}^{2}}
$$

$V_{n}^{2}=14 \frac{k T}{C} \cdot \frac{f_{o}}{f_{s}}$, where $\mathrm{f}_{\mathrm{O}}$ is the signal bandwidth and $\mathrm{f}_{\mathrm{S}}$ the sampling frequency. A ratio of 0.1 is assumed for $\frac{f_{o}}{f_{s}}$. From the above equations it can be shown that, $C \geq 10^{0.6 \mathrm{~N}} \cdot \frac{28 \mathrm{k} T}{6 V_{\text {ref }}^{2}}$. For $\mathrm{N}=14$ bits, $\mathrm{C}>1.16 \mathrm{pF}$ is required. Since the op-amp noise is half of the total noise the SNR is 81 dB . Using the above procedure, the effective load of the op-amp is obtained to be $>1.11 \mathrm{pF}$. Since $C_{L, \text { eff }}=C_{L}+\frac{C}{2}$, the load CL of the op-amp is calculated to be $>0.53 \mathrm{pF}$.

### 6.1.5.2 Noise in Nagaraj Approach

In this approach all the capacitors are switched and hence the noise in all the cycles are the same as given by $V_{n, 1}^{2}=\frac{k T}{C}+\frac{8 k T\left(1+N_{f}\right)}{3 C_{L, e f f}}$. The total noise of the converter in this approach is given by $\frac{4}{3} \cdot \frac{k T}{C}+\frac{4}{3} \cdot \frac{8 k T\left(1+N_{f}\right)}{3 C_{L, e f f}}$. Thus the noise in this converter is higher than the one proposed. Using the same procedure as above, the minimum capacitance requirements for C and CL are given by 1.326 pF and 0.55 pF . Thus the load on the op-amp is 4 times higher than in the proposed converter.

### 6.1.6 Switch Non-idealities

The MOS switches used in the system have the following non-idealities:

### 6.1.6.1 Non-zero ON resistance

The ON resistance of a MOS switch of size W/L is given by
$R_{o n}=\frac{1}{\mu C_{o x} \frac{W}{L}\left(V_{g s}-V_{t h}\right)}$
where $\mathrm{V}_{\mathrm{gs}}$ and $\mathrm{V}_{\mathrm{th}}$ are the gate source and the threshold voltage of the switch respectively. This leads to a non-zero acquisition time for the switch given by $\tau=R_{o n} C$, where C is the capacitor charged through the switch. More problematic is the signal dependent ON resistance of a switch connected to a varying node. This introduces distortion.

The size of the switch can be calculated using the time constant of the switch. In most switched capacitor applications the available charge time for the switch is known and is usually half the time period of the clock. Thus

$$
\frac{W}{L} \geq \frac{28 C}{T_{c l k} \mu C_{o x}\left(V_{g s}-V_{t h}\right)} \text { for } 0.1 \% \text { accuracy }
$$

Usually CMOS transmission gates are used to give full range for the switch. For $V_{i n}>V_{d d}-V_{t h n}$, NMOS switches are OFF and for $V_{\text {in }}<V_{t h p}$, PMOS transistors are OFF. Thus T-gates help in allowing a rail-to-rail input range.

### 6.1.6.2 Charge Injection

When a switch turns ON, a channel consisting of the major carrier is formed between the source and the drain region[6]. For a switch to turn OFF this charge has to become zero i.e. the charge has to flow out to the external circuit. Since the switch charges capacitors, some of the channel charge of the switch flows into the capacitor. This causes an error voltage step to occur in the potential across the capacitor.

The charge of a MOS switch is given by $Q_{c h}=W L C_{o x}\left(V_{g s}-V_{t h}\right)$. For switches connected to the input $\mathrm{V}_{\mathrm{gs}}=\mathrm{V}_{\text {in }}$. The threshold voltage of a transistor is given by
$V_{t h}=V_{\text {tho }}+\gamma\left(\sqrt{\left|V_{s b}+2 \phi_{f}\right|}+\sqrt{\left|2 \phi_{f}\right|}\right)$, where Vsb is the source bulk potential. Since the source is at $\mathrm{V}_{\text {in }}$ for a switch connected to the input, this makes the threshold voltage a non-linear function of $\mathrm{V}_{\text {in }}$ and results in non-linear charge being dumped on to the capacitor. Harmonic distortion is the result of signal dependent charge injection. The charge from a switch can produce an offset, a gain error and nonlinearity.

Consider the following switched capacitor circuit shown in figure 6.18. Switch $S_{1}$ is connected to the input whereas switch $S_{2}$ is connected to analog grounds or DC voltages. S2 will produce a constant charge being dumped into the capacitor thus producing only an offset that can be cancelled by CDS techniques. $S_{1}$ introduces non-linear charge injection. One way to reduce this effect is to cut off $S_{2}$ earlier than $S_{1}$, thus leaving the circuit open, and hence the charge of $S_{1}$ cannot affect capacitor. A delayed clock signal is used for $S_{1}$. The above technique is used in the design of the converter to reduce signal dependent charge injection.


Figure 6.18 A switched capacitor integrator

### 6.2 Comparison of power requirements in the architectures

The effective load of the op-amp determines its power consumption. The unity gain bandwidth of the op-amp is related to the load as $U G B W=\frac{g_{m}}{C_{L, e \text { eff }}}$, where gm represents the trans-conductance of the input pair. For 2 op-amps of same bandwidth but different loads the ratio of their trans-conductance is given by $\frac{g_{m 1}}{g_{m 2}}=\frac{C_{\text {Leff } 1}}{C_{\text {Leff } 2}}$. Also the trans-conductance of a MOS transistor in saturation is given by $g_{m}=\sqrt{2 I \mu C_{O X} \frac{W}{L}}$, where I is the current through the transistor
$\mu$ is the mobility of the carriers
Cox is the oxide capacitance
W and L are the width and length respectively
Thus the currents through 2 transistors are related to their trans-conductance as $\frac{I_{1}}{I_{2}}=\left(\frac{g_{m 1}}{g_{m 2}}\right)^{2}=\left(\frac{C_{\text {Leff } 1}}{C_{\text {Leff } 2}}\right)^{2}$. For the above 2 approaches the ratio is 4 . Thus the power consumption in Nagaraj scheme is 4 times that of the power consumption in the proposed scheme.

### 6.2.1 Comparison Chart

The following table compares the 2 architectures

|  | Proposed Converter | Nagaraj Converter |
| :--- | :--- | :--- |
| Number of capacitors | 3 | 4 |
| Area | Area is smaller due to lesser <br> capacitors and smaller <br> capacitance |  |
| Noise |  | Higher noise |
| Power in op-amp |  | 16 times higher power |


|  |  | consumption <br> Op-amp offset |
| :--- | :--- | :--- |
|  | 2 times that in the other <br> architecture |  |
|  |  |  |

Table 6.1 Comparison of the proposed and Nagaraj approach

### 6.3 System level simulations with single tone inputs

In this section the FFT plots for the output with different input frequencies, capacitor mismatch and op-amp finite gain. The ideal SNR ofr the system is 61.96 dB . With mismatches the total noise represents the THD rather than the SNR of the system.

The following plots show the FFTs for ideal simulations for different frequencies. Figure 6.19 and 6.20 show the FFT plots for an OSR of 64 and 1 respectively.


Figure 6.19 FFT at an OSR of 64


Figure 6.20 FFT at an OSR of 1

The SNR for the 2 over sampling ratios is 61.96 dB and 61.81 dB respectively. Thus the ideal SNR corresponds to 10 bit SNR of 60 dB .

The following plots show the FFT for different capacitor mismatch coefficients. The FFT for a mismatch of $0.1 \%$ is shown in figure 6.21 . Figure 6.22 shows the FFT for mismatch of $0.2 \%$ and $0.3 \%$ mismatch is shown in figure 6.23 .


Figure 6.21 FFT for a mismatch of $0.1 \%$. THD $=-61.57 \mathrm{~dB}$


Figure 6.22 FFT for a mismatch of $0.2 \%$. THD $=-60.17 \mathrm{~dB}$


Figure 6.23 FFT for a mismatch of $0.3 \%$. THD $=-58.51 \mathrm{~dB}$

Thus from the above plots it can be seen that, the maximum allowable mismatch to get a THD of $<60 \mathrm{~dB}$ is $0.2 \%$

Simulations were also done for finite op-amp DC gain and the following plots ( figures $6.24-6.26$ ) show the FFT for op-amp gains of $60 \mathrm{~dB}, 66 \mathrm{~dB}$ and 70 dB respectively.


Figure 6.24 FFT for op-amp gain of 60 dB


Figure 6.25 FFT for op-amp gain of 66 dB


Figure 6.26 FFT for op-amp gain of 70 dB

The above simulations were done in the absence of capacitor mismatch and they show that a DC gain of 70 dB is needed for the THD to be below 60 dB . Simulations were also performed with mismatch and finite DC gain and these show that with a mismatch of $0.2 \%$, the DC gain requirement is 74 dB . The plot is shown in figure 6.27.


Figure 6.27 FFT with cap mismatch of $0.2 \%$ and op-amp gain of 74 dB

### 6.4 Conclusions

In this chapter the 2 approaches - the proposed and Nagaraj architectures were discussed in detail with respect to non-idealities and non-linearities in the system. System level simulations were performed and the plots were given for the proposed converter. A comparison chart was given and the proposed converter was found to be better than the other.

## Chapter 7

## Circuit Design

This chapter will discuss the circuit design of some important components of the converter. The design will be discussed for switches, references, op-amps and comparators. The performance of each component will be discussed for different processes and temperatures.

### 7.1 Op-amp Design

The load capacitance for the op-amp in the proposed approach was derived in the previous chapter. The capacitors $\mathrm{C}_{1}=\mathrm{C}_{2}=\mathrm{C}_{3}$ were taken as 2 pF . Hence the maximum load on the op-amp is 3 pF . For simulations a load capacitance of 4 pF was used. A two-stage op-amp was selected for this purpose due to the need for a large output swing and large gain requirement.

Since low power design was required the op-amp was designed in subthreshold. Due to the ambiguity of models in the sub-threshold region, a saturation op-amp was also designed. The two op-amps can be switched externally.

### 7.1.1 Sub-threshold op-amp

Assuming a 14-bit settling requirement, the settling time required of the opamp is $<30 \mu \mathrm{~s}$. The design was done for a settling $<25 \mu$ s worst case. This leads to a design bandwidth of $>150 \mathrm{kHz}$. The op-amp design was for a bandwidth of 200 kHz worst case. Figure 7.1 shows the schematic of the subthreshold op-amp and figure 7.2 shows the bias circuitry with start-up.


Figure 7.1 Sub-threshold 2-stage amplifier


Figure 7.2 Bias circuitry for the above op-amp

All the lengths and widths are in microns. The op-amp was simulated for the worst case corners and the worst case power consumption was found to be $6.5 \mu \mathrm{~W}$ and the typical consumption is $5 \mu \mathrm{~W}$. The following plots (figures 7.3 and 7.4) show the frequency response, phase response and the settling response of the op-amp respectively.


Figure 7.3 Magnitude and phase response of the amplifier


Figure 7.4 Settling response for the sub-threshold amplifier in unity-gain mode

The worst case settling time from the plot is $25 \mu$ secs and the worst case UGBW is 194 kHz . The phase margin is 71.5 degrees and the gain is 96 dB .

### 7.1.2 Saturation op-amp

The schematic of the saturation op-amp designed has the same structure as the subthreshold op-amp but with different sizes. This op-amp was over-designed by a large margin. Figures $7.5,7.6,7.7$ and 7.8 show the design, bias circuitry, frequency and phase responses and the settling response for the saturation op-amp.


Figure 7.5 Saturation op-amp circuit


Figure 7.6 Start-up and bias for op-amp of Fig 7.5


Figure 7.7 Magnitude and phase response


Figure 7.8 Settling response

From simulations the worst case gain is 86 dB , UGBW is 1 MHz . The op-amp has a maximum power consumption of $92 \mu \mathrm{~W}$ and the settling time is $<1.5 \mu \mathrm{secs}$.

### 7.2 Comparator

Redundancy error correction reduces the offset requirement of the comparator and hence fast dynamic latches can be used as comparators. The references for the comparators are derived from a resistor string and hence kickback from the comparator causes the threshold voltages to shift. This was reduced with the help of a low gain pre-amplifier (gain $=5$ ). Figure 7.9 shows the schematic of the designed comparator. Figure 7.10 shows the settling of the comparator. The comparator is fast and it settles within 100nsecs even though the available settling time is $50 \mu$ secs.


Figure 7.9 Comparator used in the converter


Figure 7.10 Settling response of the comparator

S-R latches were used to overcome the problem of meta-stability in the regenerative latch. The overall switching scheme is given in figure 7.11 and the simulations were performed for 3 process corners, 3 temperatures and 3 supplies.

### 7.3 References

The references for the comparator were derived using a resistor string and MOS transistors were used to cut off the resistor string during power-down.

### 7.4 Chip Layout

The chip was designed in $0.18 \mu \mathrm{~m}$ CMOS process. Figure 7.11 shows the chip micrograph. Figure 7.12 shows the Algorithmic A/D converter fabricated. The chip is presently under test.


Figure 7.11 Entire chip


Figure 7.12 Algorithmic A/D converter

## Chapter 8

## Conclusions

The conclusions from this research are:

1. This thesis presented a novel algorithmic converter.
2. The converter is capable of 1.5 bits per phase, making it twice as fast as the existing converters.
3. An alternative approach by Nagaraj was used for comparing the proposed architecture with a the state-of-art.
4. The comparison was done with respect to non-idealities in the converter.
5. The proposed approach was found to be better with respect to power and area.
6. System-level simulations with some of the non-idealities gave the component specifications. The circuit design was done and some important circuit components were discussed

## References

1. Shang-Yuan Chuang, Sculley, T.L., "A Digitally Self-Calibrating 14-bit 10-MHz CMOS Pipelined A/D Converter," IEEE J. Solid-State Circuits, Vol 37, pp. 674-683, June 2002.
2. Hae-Seung Lee, "A 12-bit $600 \mathrm{ks} / \mathrm{s}$ Digitally Self-Calibrated Pipelined Algorithmic ADC," IEEE J. Solid-State Circuits, Vol 29, No. 4, pp. 509515, April 1994.
3. Z. Zheng et al., "Efficient Error-Cancelling Algorithmic ADC," ISCAS 2000, May 28-31, 2000, Geneva, Switzerland.
4. Robert, J., Temes, G.C., Valencic, C., Dessoulavy, R., Deval, P., et al., "A 16-bit Low-Voltage CMOS A/D Converter," IEEE J. Solid-State Circuits, Vol. SC-22, No. 2, pp. 157-163, April 1987.
5. Janus Markus, Jose Silva, Gabor C. Temes, "Theory and design of HigherOrder Incremental $\Delta \Sigma$ Converters.
6. Christian Enz, Gabor C. Temes, "Circuit techniques for Reducing the Effects of Op-Amp Imperfections: Autozeroing, Correlated Double Sampling, and Chopper Stabilization," Proceedings of the IEEE, Vol. 84, no. 11, pp. 1584-1614, November 1996
7. Stephen H Lewis, "Optimizing the Stage Resolution in Pipelined, Multistage, Analog-to-Digital Converters for Video-Rate Applications", IEEE Trans. Circuits \& Systems - II, pp 516-523, Aug. 1992.
8. Roubik Gregorian \& Gabor C Temes, "Analog MOS Integrated Circuits for Signal Processing", Wiley-Interscience, 1986.
9. David Johns \& Ken Martin, "Analog Integrated Circuit Design", John Wiley \& Sons, 1997.
10. Phillip Allen and Douglas Holberg, "CMOS Analog Circuit Design", Holt,Rinehart and Winston, Inc.
11. J. L. McCreary et al., "All MOS Charge Redistribution A/D Converter Technique- Part I," IEEE J. of Solid-State Circuits, Vol. 10, pp. 371-379, December 1975.
12. R. H. McCharles et al., "An Algorithmic Analog-To-Digital Converter," IEEE Int. Solid-State Circuits Conf., Philadelphia, February 1977.
13. Li, P.W., Chin, M.J., Gray, P.R., Castello, R., "A Ratio Independent Algorithmic Analog-To-Digital Conversion Technique," IEEE J. of SolidState Circuits, Vol. 19, pp. 828-836, December 1984.
14. K. Nagaraj, Fetterman, H.S., Anidjar, J, Lewis, S.H., Renninger, R.G., " A $250-\mathrm{mW}, 8-\mathrm{b}, 52-\mathrm{Msamples} / \mathrm{s}$ Parallel-Pipelined A/D Converter with Reduced Number of Amplifiers," IEEE J. of Solid-State Circuits, Vol. 32, No. 3, pp. 312-320, March 1997.
15. M. F. Testorf et al, 2001, Biosensors \& Bioelectronics 16, 31-36.
16. Tonya R. Danosky, Biologically Inspired Biosensors from Fish Chromatophores, M.S. Thesis, Oregon State University.
17. EILATox-Oregon Workshop, September 9-13, 2002, Oregon State University.
